1. Security.

Spectre

Meltdown

I Dheyare not caused by It's caused by hardware any bug in the hardware design oversight by Intel design.

processors of victim code
to execute instructions they
shouldn't have and hence
getting access to sensitive!
socret data in other

> This attack runs the allacker in the system to access sensitive that it & shouldn't have access to.

⇒ Branch prediction & extreme opeculation helps this attack to gain access to other application's memory.

Speculative nature of las processors results in leaving footprints of sensitive data which the attacker doesn't have permission to access like passwords.

To fix this kind of attack, we can partition the cache so that attacker can't access other applications' memory, but this not an eq efficient fix.

To fix this kind of atlack, we shouldn't allow the too speculations to proceed and leave footprints once we know that the instruction doesn't have the permission to.

## 2. Snooping-Based Cache.

|          |                   |            |                   |       |       | 1 -    |
|----------|-------------------|------------|-------------------|-------|-------|--------|
| Reg.     | Cache hit<br>miss | Region bus | who responds.     | State | State | State. |
| PI: WRX  | Wrüte Miss        | WIZX       | Memory            | M     | INV   | Inv    |
| P2: Rdx  | Read Miss         | Rd X       | PI responds,      | 5     | 5     | Inv    |
|          |                   |            | Memory Wrůleback  |       |       |        |
| PI: Rdx  | Read Hit          | _          | _                 | 5     | 5     | Inv    |
| P2: Wrx  | Perm Miss         | Upgradex   | No response,      | Inv   | M     | Inv    |
|          |                   |            | other caches      |       |       |        |
|          |                   |            | invalidate.       |       |       |        |
| P3: Wn X | write Miss        | WnX        | P2 rusponds       | Inv   | Inv   | M .    |
| P3: Rd Y | Read HEL          | Rd Y       | Memory,           | Inv   | Inv   | 5      |
|          |                   |            | Memory Writback   |       |       |        |
| P2: Way  | Write Miss        | WAY        | memory, other     | Inv   | M     | Iginv  |
|          |                   |            | caches invalidate |       |       |        |
| PI: RdY  | Read Miss         | RdY        | P2 responds,      | 5     | S     | Inv.   |
|          |                   |            | Memory Writeback  |       |       |        |
|          |                   |            |                   |       |       | 4      |

while implementing write invalidate protocol, there are 4 interconnect message transfers.

| 3. Directory-Based cache wherence |                     |                                 |          |    |    |    |      |  |  |  |
|-----------------------------------|---------------------|---------------------------------|----------|----|----|----|------|--|--|--|
| Reey                              | Cachenit/ 1<br>Miss | Messages                        | Dir.     | CI | C2 | C3 | C4 6 |  |  |  |
| V                                 |                     | J                               |          | Î  | 1  | I  | 1 6  |  |  |  |
| PI: WrX                           | Write miss          | Wr-reg to Din. Der              | x 1 M:1  | M  | I  | I  | I    |  |  |  |
|                                   |                     | rusponds.                       |          |    |    |    | •    |  |  |  |
| P2. Rdx                           | Read Miss.          | Rd-reg to Din. Din jonwords     | X:5 :1,2 | 5  | S  | Ĩ  | 1    |  |  |  |
|                                   |                     | reay to PI. PI sends data to    |          |    |    |    | •    |  |  |  |
|                                   |                     | Dia. Memory Writeback, Dir      |          |    |    |    |      |  |  |  |
|                                   |                     | sends data to P2.               |          |    |    |    |      |  |  |  |
| PliRdx                            | Read Hit            | _                               | _        | 5  | 5  | I  | I    |  |  |  |
| P2: WrX                           | Perms miss          | Upgrade reg to Din. Din sends   | X; M; 2  | I  | M  | Î_ | I C  |  |  |  |
|                                   |                     | Inv to Pl. Pl sends ACK to Din. |          |    |    |    | E    |  |  |  |
|                                   |                     | Dir grants perms to P2          |          |    |    |    | 6    |  |  |  |
| P3: NhX                           | Writemiss           |                                 | x: M:3   | 1  | Ĺ  | M  | I    |  |  |  |
|                                   |                     | reg to P2. P2 sends data        |          |    |    |    | •    |  |  |  |
|                                   |                     | to Din. Din sends data to       |          |    |    |    |      |  |  |  |
|                                   |                     | P3.                             |          |    |    |    |      |  |  |  |
| P3: Rd Y                          | Read miss           | Rd-reey to Dir. Memorry         | Y: 5:3   | I  | 2  | S  | I    |  |  |  |
|                                   |                     | Writeback. Die responds.        |          |    |    |    |      |  |  |  |
| PZ: Why                           | write miss          | Wh- reg to Din. Din sends       | Y: M: 2  | I  | M  | 1  | I    |  |  |  |
|                                   |                     | INV to P3. P3 sends ACK to      |          |    |    |    |      |  |  |  |
|                                   |                     | Diro. Din sends data and        |          |    |    |    |      |  |  |  |
|                                   |                     | permission to P2.               |          |    |    |    |      |  |  |  |
| PI; RdY                           | Read miss.          | Rd-reg to Din Din forwards      | 4:5:1,2  | 5  | 5  | I  | I Q  |  |  |  |
|                                   |                     | reg to PZ. PZ sende data to Din |          |    |    |    |      |  |  |  |
|                                   |                     | Memorry Writeback. Din          |          |    |    |    |      |  |  |  |
|                                   | ĺ,                  | sende data to Pl.               |          |    |    |    | K    |  |  |  |